# FUTURE VISION BIE One Stop for All Study Materials & Lab Programs Future Vision By K B Hemanth Raj Scan the QR Code to Visit the Web Page Or Visit: <a href="https://hemanthrajhemu.github.io">https://hemanthrajhemu.github.io</a> Gain Access to All Study Materials according to VTU, CSE – Computer Science Engineering, ISE – Information Science Engineering, ECE - Electronics and Communication Engineering & MORE... Join Telegram to get Instant Updates: <a href="https://bit.ly/VTU\_TELEGRAM">https://bit.ly/VTU\_TELEGRAM</a> Contact: MAIL: futurevisionbie@gmail.com INSTAGRAM: www.instagram.com/hemanthraj\_hemu/ INSTAGRAM: www.instagram.com/futurevisionbie/ WHATSAPP SHARE: https://bit.ly/FVBIESHARE | | GDGO SGILLE E.D.E. ASSOCIATION'S VACHANA PITAMAHA | | |-----|-----------------------------------------------------------|-------| | USN | DR.P.G.HALAKATTI COLLEGE OF ENGINEERING LIBRARY, BIJAPUR. | 5EC62 | # Sixth Semester B.E. Degree Examination, Dec.2018/Jan.2019 **ARM Microcontroller and Embedded Systems** Time: 3 hrs. Max. Marks: 80 | | | Note: Answer any FIVE full questions, choosing | | |-----|----------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | ONE full question from each module. | | | | | | | | | | Module-1 | | | 1 | a. | Explain architectural features of cortex M3 with block diagram. | (07 Marks) | | | b. | Briefly describe the special registers of cortex M3. | (06 Marks) | | | C. | What is stack and what are the instructions to access stack? | (03 Marks) | | | | A V Day | | | | | O.D. | | | 1 | | OR | (09 Mayles) | | 2 | a.<br>b. | Briefly discuss features of built in nested vector interrupt controller. Write a short note on: | (08 Marks) | | | U. | i) Debugging support | | | | | ii) Interrupts and exceptions supported by cortex M3. | (08 Marks) | | | | ii) iiio iiio iiio iiio iiio iiio iiio | No. To the state of o | | | | | | | | | Module-2 | | | 3 | a. | Explain memory map of cortex M3 with diagram. | (08 Marks) | | | b. | Write C language program to toggle an LED with small delay in cortex M3. | (05 Marks) | | | C. | Explain the 32 bit multiply instruction set. | (03 Marks) | | | | | | | | | · OR S | | | 4 | a. | Explain arithmetic instruction set with example. | (07 Marks) | | *** | b. | Briefly explain shift and rotate instructions with diagrams. | (07 Marks) | | | c. | Explain working of following instructions: | tan manage | | | | i) CMP ii) TST iii) CMN iv) REV. | (02 Marks) | | | | | | | | | | | | | | Module-3 | | | 5 | a. | Explain the sequence of operations for communicating with an I2C slave device. | (08 Marks) | | | D. | Write the differences between: | | | | | i) RISC and CISC ii) Harvard architecture and Von Neumann architecture. | (08 Marks) | | | | ii) That vary are intecture and voir iventificant are intecture. | (00 marks) | | | | | | | | | OR | | | 6 | a. | Briefly explain PLDs and types of PLDs. | (06 Marks) | | | b. | Write short note on: | | 1 of 2 (08 Marks) (02 Marks) i) Optocoupler ii) COTS. c. Explain working of DRAM. B.L.D.E. ASSOCIATION'S VACHANA PITAMAHA DR.P.G.HALAKATTI COLLEGE OF ENGINEERING LIBRARY, BIJAPUR. 15EC62 ## Module-4 | 7 | a. | List and explain characteristics of an embedded system. | (06 Marks) | |---|----|----------------------------------------------------------------------------------|------------| | | b. | Briefly describe any two operational and two non operational quality attributes. | (08 Marks) | | | c. | Define and classify electronic control units. | (02 Marks) | #### OR | 8 | a. | Discuss | fundament | al issue | es in | hardw | are softwar | e co-de | esign. | | | (08 Marks) | |---|----|-----------|-------------|-----------------|-------|--------|-------------|---------|----------|----|-----------|------------| | | b. | Differen | tiate betwe | een DF | Gar | d CDF | G with exa | mple. | | | | (04 Marks) | | | C. | Explain | different | types | of | serial | interface | buses | deployed | in | automatic | embedded | | | | applicati | | - 340,7871,75-5 | | | | | Chy T | | | (04 Marks) | ### Module-5 | 9 | a. | Define process and explain process states and states transition diagram. | (07 Marks) | |---|----|--------------------------------------------------------------------------|------------| | | b. | Explain functional requirements to be analysed in selection of an RTOS. | (06 Marks) | | | c. | Differentiate between threads and process. | (03 Marks) | #### OR | U | a. | Explain round round scheduling technique. | (US Marks) | | | | | | | | | |---|----|--------------------------------------------------------------------------------|-------------|--|--|--|--|--|--|--|--| | | b. | Three process with process IDs P1, P2, P3 with estimated completion time | 10, 5, 7 ms | | | | | | | | | | | | respectively enters ready queue together. A new process P4 with estimated com- | | | | | | | | | | | | | 2ms enters ready queue after 2ms. Calculate waiting time, turnaround time | and average | | | | | | | | | | | | turnaround time with help of preemptive SJF scheduling. | (10 Marks) | | | | | | | | | c. Explain concept of pipe for IPC. (03 Marks)